|                                               | ARMv8                              | MIPS64 R6                           | Power v3.0         | SPARCv9              |
|-----------------------------------------------|------------------------------------|-------------------------------------|--------------------|----------------------|
| Name of ISA extension                         | Advanced SIMD                      | MIPS64 SIMD<br>Architecture         | Vector Facility    | VIS                  |
| Date of Current Version                       | 2011                               | 2012                                | 2015               | 1995                 |
| Vector registers: # x size                    | 32 x 128 bits                      | 32 x 128 bits                       | 32 x 128 bits      | 32 x 64 bits         |
| Use GP/FP registers or independent set        | extend FP registers doubling width | extend FP registers doubling width  | Independent        | Same as FP registers |
| Integer data sizes                            | 8, 16, 32, 64                      | 8, 16, 32, 64                       | 8, 16, 32, 64, 128 | 8,16, 32             |
| FP data sizes                                 | 32, 64                             | 32, 64                              | 32                 |                      |
| Immediates for integer and logical operations |                                    | 5 bits arithmetic<br>8 bits logical |                    |                      |

FIGURE E.24 Structure of the SIMD extensions intended for multimedia support. In addition to the vector facility, The last row states whether the SIMD instruction set supports immediates (e.g., add vector immediate or AND vector immediate); the entry states the size of immediates for those ISAs that support them. Note that the fact that an immediate is present is encoded in the opcode space, and could alternatively be added to the next table as additional instructions. Power 3 has an optional Vector-Scalar Extension. The Vector-Scalar Extension defi nes a set of vector registers that overlap the FP and normal vector registers, eliminating the need to move data back and forth to the vector registers. It also supports double precision floating point operations.

Copyright © 2021 Elsevier Inc. All rights reserved